This unit information may be updated and amended immediately prior to semester. To ensure you have the correct outline, please check it again at the beginning of semester.
This unit presents a technology review of digital logic families. Memory functions, memory types, and the design of large memory arrays are explained and an introduction to FPGA and CPLB programmable logic devices is given. Digital design and analysis methods, top-down design, algorithmic state machines (ASM), synthesis of ASM, sequencing and control and CPU design are also covered. An introduction to VHDL, simulation and testing of digital systems is included.
Students must pass 1 unit from ENS1161, ENS1162
Unit was previously coded ENS2256
On completion of this unit students should be able to:
Lectures and laboratories.
GS1 GRADING SCHEMA 1 Used for standard coursework units
Students please note: The marks and grades received by students on assessments may be subject to further moderation. All marks and grades are to be considered provisional until endorsed by the relevant Board of Examiners.
Type | Description | Value |
---|---|---|
Test | In class tests | 30% |
Report | Laboratory reports | 20% |
Examination ^ | End of semester examination | 50% |
^ Mandatory to Pass
For the purposes of considering a request for Reasonable Adjustments under the Disability Standards for Education (Commonwealth 2005), inherent requirements for this subject are articulated in the Unit Description, Learning Outcomes and Assessment Requirements of this entry. The University is dedicated to provide support to those with special requirements. Further details on the support for students with disabilities or medical conditions can be found at the Access and Inclusion website.
Edith Cowan University has firm rules governing academic misconduct and there are substantial penalties that can be applied to students who are found in breach of these rules. Academic misconduct includes, but is not limited to:
Additionally, any material submitted for assessment purposes must be work that has not been submitted previously, by any person, for any other unit at ECU or elsewhere.
The ECU rules and policies governing all academic activities, including misconduct, can be accessed through the ECU website.
ENS2456|2|1
This unit information may be updated and amended immediately prior to semester. To ensure you have the correct outline, please check it again at the beginning of semester.
This unit presents a technology review of digital logic families. Memory functions, memory types, and the design of large memory arrays are explained and an introduction to FPGA and CPLB programmable logic devices is given. Digital design and analysis methods, top-down design, algorithmic state machines (ASM), synthesis of ASM, sequencing and control and CPU design are also covered. An introduction to VHDL, simulation and testing of digital systems is included.
Students must pass 1 unit from ENS1161, ENS1162
Unit was previously coded ENS2256
On completion of this unit students should be able to:
Lectures and laboratories.
GS1 GRADING SCHEMA 1 Used for standard coursework units
Students please note: The marks and grades received by students on assessments may be subject to further moderation. All marks and grades are to be considered provisional until endorsed by the relevant Board of Examiners.
Type | Description | Value |
---|---|---|
Test | In class tests | 30% |
Report | Laboratory reports | 20% |
Examination ^ | End of semester examination | 50% |
^ Mandatory to Pass
For the purposes of considering a request for Reasonable Adjustments under the Disability Standards for Education (Commonwealth 2005), inherent requirements for this subject are articulated in the Unit Description, Learning Outcomes and Assessment Requirements of this entry. The University is dedicated to provide support to those with special requirements. Further details on the support for students with disabilities or medical conditions can be found at the Access and Inclusion website.
Edith Cowan University has firm rules governing academic misconduct and there are substantial penalties that can be applied to students who are found in breach of these rules. Academic misconduct includes, but is not limited to:
Additionally, any material submitted for assessment purposes must be work that has not been submitted previously, by any person, for any other unit at ECU or elsewhere.
The ECU rules and policies governing all academic activities, including misconduct, can be accessed through the ECU website.
ENS2456|2|2